- Career Center Home
- Search Jobs
- DFT Design Engineer
Results
Job Details
Explore Location
Intel
Santa Clara, California, United States
(on-site)
Posted
7 days ago
Intel
Santa Clara, California, United States
(on-site)
Job Type
Full-Time
DFT Design Engineer
The insights provided are generated by AI and may contain inaccuracies. Please independently verify any critical information before relying on it.
DFT Design Engineer
The insights provided are generated by AI and may contain inaccuracies. Please independently verify any critical information before relying on it.
Description
Job Details:Job Description:
Do Something Wonderful!
Intel put the Silicon in Silicon Valley. No one else is this obsessed with engineering a brighter future. Every day, we create world changing technology that enriches the lives of every person on earth. So, if you have a big idea, let's do something wonderful together. Join us, because at Intel, we are building a better tomorrow.
Want to learn more? Visit our YouTube Channel or the links below!
- Life at Intel
- Intel Global Diversity and Inclusion
Responsibilities include, but are not limited to:
- Develops the logic design, register transfer level (RTL) coding, simulation, and provides DFT timing closure support as well as test content generation and delivery to manufacturing for various DFx content (including SCAN, MBIST, and BSCAN).
- Participates and collaborates in the definition of architecture and microarchitecture features of the block, subsystem, and SoC under DFT being designed (including TAP, SCAN, MBIST, BSCAN, proc monitors, in system test/BIST).
- Develops HVM content for rapid bring up and ramp to production on the automatic test equipment (ATE).
- Applies various strategies, tools, and methods to write and generate RTL and structural code to integrate DFT.
- Optimizes logic to qualify the design to meet power, performance, area, timing, test coverage, DPM, and test time/vector memory reduction goals as well as design integrity for physical implementation.
- Reviews the verification plan and drives verification of the DFT design to achieve desired architecture and microarchitecture specifications.
- Ensures design features are verified correctly and resolves and implements corrective measures for failing RTL tests to ensure correctness of features.
- Integrates DFT blocks into functional IP and SoC and supports SoC customers to ensure high-quality integration of the IP block.
- Collaborates with post silicon and manufacturing team to verify the feature on silicon, support debug requirements, and document all learnings and improvements requirement in design and validation.
- Drives high test coverage through structural and specific IP tests to achieve the quality and DPM objectives of the product and develops HVM content for rapid bring up and production on the ATE.
Qualifications:
You must possess the below minimum qualifications to be initially considered for this position. Preferred qualifications are in addition to the minimum requirements and are considered a plus factor in identifying top candidates.
Minimum Qualifications:
Bachelor's degree in Computer Science, Electrical Engineering, Computer Engineering, or a related field with 3+ years of relevant experience
- or -
Master's degree in the same fields with 2+ years of relevant experience
- or -
PhD in the same fields with 1+ years of relevant experience
Relevant work experience should be of the following:
- Experience with DFT Array Test including MBIST or Scan/ATPG or DFT Verification
Preferred Qualifications:
- Expertise in Tessent DFT tool
- Expertise in Primetime especially in DFT constraints
- Expertise in Quality checks such as Lint, VCLP, CDC/RDC, LEC, Spyglass DFT
Job Type:
Experienced Hire
Shift:
Shift 1 (United States of America)
Primary Location:
US, California, Santa Clara
Additional Locations:
US, Oregon, Hillsboro, US, Texas, Austin
Business group:
At the Data Center Group (DCG), we're committed to delivering exceptional products and delighting our customers. We offer both broad-market Xeon-based solutions and custom x86-based products, ensuring tailored innovation for diverse needs across general-purpose compute, web services, HPC, and AI-accelerated systems. Our charter encompasses defining business strategy and roadmaps, product management, developing ecosystems and business opportunities, delivering strong financial performance, and reinvigorating x86 leadership. Join us as we transform the data center segment through workload driven leadership products and close collaboration with our partners.
Posting Statement:
All qualified applicants will receive consideration for employment without regard to race, color, religion, religious creed, sex, national origin, ancestry, age, physical or mental disability, medical condition, genetic information, military and veteran status, marital status, pregnancy, gender, gender expression, gender identity, sexual orientation, or any other characteristic protected by local law, regulation, or ordinance.
Position of Trust
N/A
Benefits:
We offer a total compensation package that ranks among the best in the industry. It consists of competitive pay, stock, bonuses, as well as, benefit programs which include health, retirement, and vacation. Find more information about all of our Amazing Benefits here:
https://intel.wd1.myworkdayjobs.com/External/page/1025c144664a100150b4b1665c750003
Annual Salary Range for jobs which could be performed in the US: 121,050.00 USD - 227,620.00 USD
The range displayed on this job posting reflects the minimum and maximum target compensation for the position across all US locations. Within the range, individual pay is determined by work location and additional factors, including job-related skills, experience, and relevant education or training. Your recruiter can share more about the specific compensation range for your preferred location during the hiring process.
Work Model for this Role
This role will require an on-site presence. * Job posting details (such as work model, location or time type) are subject to change.
Requisition #: JR0278615
pca3lyuhf
Job ID: 81532843

Intel
United States
Managing your career and your personal life can be challenging. Intel is committed to making it easier. We want to help our employees make the most of both worlds. Whether you are a parent or have education goals, eldercare responsibilities, or just some of life's details to attend to, we have a variety of programs in place around the world to help. To address the diverse needs of our employees, we offer a range of options that varies across businesses, geographies, sites, and job types.
View Full Profile
More Jobs from Intel
Principal Engineer - Silicon Packaging Architect
Folsom, California, United States
18 hours ago
CPU Circuit Design Engineer
Austin, Texas, United States
18 hours ago
Principal Engineer - System level modelling and pre-silicon simulation
Hillsboro, Oregon, United States
18 hours ago
Jobs You May Like
Median Salary
Net Salary per month
$8,196
Cost of Living Index
78/100
78
Median Apartment Rent in City Center
(1-3 Bedroom)
$2,950
-
$4,420
$3,685
Safety Index
64/100
64
Utilities
Basic
(Electricity, heating, cooling, water, garbage for 915 sq ft apartment)
$100
-
$375
$190
High-Speed Internet
$50
-
$120
$58
Transportation
Gasoline
(1 gallon)
$4.58
Taxi Ride
(1 mile)
$3.86
Data is collected and updated regularly using reputable sources, including corporate websites and governmental reporting institutions.
Loading...
